# PHY6235 ## Bluetooth Low Energy (BLE)/Private 2.4GHz System on Chip #### **Key Features** - 32-bit RISC-V MCU (Max 48MHz) with JTAG - Memory - > 8KB Retention SRAM - > 80KB ROM - > 128bit eFuse - > 256KB/512KB Flash - 15 General Purpose I/O Pins - Configurable as serial interface and programmable IO MUX function mapping - > All pins can be configured for wake-up - > All pins for triggering interrupt - > 6-channel PWM - > 1-channel SPI Master - > UART - ➤ USB 2.0 - > DMA - > NRZ coded LED driver - 10-channel 800KHz 12bit ADC - · Advanced control timer - > 16-bit up, down, up/down auto-reload - 16-bit programmable prescaler allowing dividing the counter clock frequency either by any factor between 1 and 65536 - Up to 4 independent channels for input capture, output compare, PWM generation and one-pulse mode output - 1 Watchdog Timer - Real Timer Counter (RTC) - Power, Clock, Reset Controller - Flexible Power management - > Operating voltage range 1.8V to 5.5V - Embedded LDOs - Battery monitor: support low battery detection - Power Consumption - > 1.6uA@3V OFF Mode (IO wake up only) - 3uA@3V Sleep Mode with 32KHz RTC - Receive Mode: 10mA@3.3V Power Supply - Transmit Mode: 10mA (0dBm output power)@3.3V Power Supply - RC Oscillator Hardware Calibrations - > 32KHz RC osc for RTC with +/-200ppm accuracy - > 32MHz RC osc for HCLK with 3% accuracy - BLE - Bluetooth SIG 5.4 - > Support Master & Slave - 2.4 GHz Transceiver - Support BLE 5.4 RF PHY 1Mbps/2Mbps - Proprietary programmable 31.25kbps~1Mbps data rates - FSK with configurable Gaussian filter (configurable modulation index) - > Sensitivity: - -96dBm@BLE 1Mbps data rate - -93dBm@BLE 2Mbps data rate - > TX power -20 to +10dBm in 3dB steps - Single-pin antenna: no RF matching or RX/TX switching required - > RSSI (1dB resolution) - AES-128 Encryption Hardware - Operating Temperature: -40°C ~+105°C - RoHS Package: SSOP24/SOP16 #### **Liability Disclaimer** Phyplus Technologies (Shanghai) Co., Ltd Limited reserves the right to make changes without further notice to the product to improve reliability, function or design. Phyplus Technologies (Shanghai) Co., Ltd Limited does not assume any liability arising out of the application or use of any product or circuits described herein. ### **Life Support Applications** Phyplus Technologies (Shanghai) Co., Ltd Limited's products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Phyplus Technologies (Shanghai) Co., Ltd Limited customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Phyplus Technologies (Shanghai) Co., Ltd Limited for any damages resulting from such improper use or sale. #### **Contact Details** For your nearest dealer, please see www.phyplusinc.com. Information regarding product updates, downloads, and technical support can be accessed through our homepage. #### **Main Office** #### Shanghai 3F&4F, Building 23, Lane 676, Wuxing Road, Pudong, Shanghai Phone: +86 21 5899 0018 Email: info@phyplusinc.com Shenzhen Room 1205, No.10 Li Shan Road, Shenzhen China # **Revision History** | Date | Version | Description | |--------|---------|---------------| | 2024.5 | 1.0 | First Edition | # **Table of Contents** | 1 | Introduction | 1 | |---|-----------------------------------|----| | 2 | Product Overview | 2 | | | 2.1 Block Diagram | 2 | | | 2.2 Pin Assignments and Functions | 3 | | | 2.2.1 PHY6235 (SSOP24) | 3 | | | 2.2.2 PHY6235 (SOP16) | 4 | | 3 | System Block | 6 | | | 3.1 CPU | 6 | | | 3.2 Memory | 7 | | | 3.2.1 ROM | 9 | | | 3.2.2 SRAM | 9 | | | 3.2.3 eFuse | 9 | | | 3.2.4 Memory Address Mapping | 9 | | | 3.3 Boot and Execution Modes | 10 | | | 3.4 Power, Clock and Reset (PCR) | 10 | | | 3.5 Power Management (POWER) | 10 | | | 3.6 Low Power Features | 11 | | | 3.6.1 Operation and Sleep States | 11 | | | 3.6.2 State Transition | 12 | | | 3.7 Interrupts | 13 | | | 3.8 Clock Management | 14 | | | 3.9 IOMUX | 15 | | | 3.10 GPIO | 17 | | | 3.10.1 DC Characteristics | 18 | | 4 | Peripheral Blocks | 19 | | | 4.1 2.4GHz Radio | 19 | | | 4.2 Advanced control timer | 19 | | | 4.3 Real Time Counter (RTC) | 20 | | | 4.4 AES-ECB Encryption (ECB) | 20 | | | 4.5 Watchdog Timer (WDT) | 20 | | | A C CDI | 20 | | | 4.7 UART | 20 | |-----|----------------------------------------|----| | | 4.8 Pulse Width Modulation (PWM) | 20 | | | 4.9 USB Controller | 21 | | | 4.10 Analog to Digital Converter (ADC) | 22 | | | 4.10.1 ADC Channel Connectivity | 22 | | 5 4 | Absolute Maximum Ratings | 24 | | 6 ( | Operating Conditions | 25 | | 7 | Radio Transceiver | 26 | | | 7.1 Radio Current Consumption | 26 | | | 7.2 Transmitter Specification | 26 | | | 7.3 Receiver Specification | 26 | | | 7.3.1 RX BLE 1Mbps GFSK | 26 | | | 7.3.2 RX BLE 2Mbps GFSK | 27 | | | 7.4 RSSI Specifications | 27 | | 8 ( | Glossary | 28 | | 9 ( | Ordering information | 29 | | | 9.1 Chip Marking Example | 29 | | | 9.2 Chip Marking Rule | 29 | | | 9.3 Order Code | 30 | | 10 | Package Dimensions | 31 | | | 10.1 SSOP24 | 31 | | | 10.2 SOP16 | 31 | | 11 | Sample Application and Layout Guide | 32 | | | 11.1 Sample Application | 32 | | | 11.1.1 SSOP24 | 32 | | | 11.1.2 SOP16 | 33 | | | 11.2 Layout Guide | 34 | | | 11.2.1 Placement | 34 | | | 11.2.2 Bypass Capacitor | 34 | | | 11.2.3 Layer Definition | 34 | | | 11.2.4 Reference clock and trace | 34 | | | 11.2.5 Power line or plane | 35 | | | 11.2.6 Ground Via | 35 | ### 1 Introduction PHY6235 is a System on Chip (SoC) for Bluetooth® low energy and proprietary 2.4G applications. It has high-performance low-power 32-bit RISC-V MCU with 8KB retention SRAM, 80KB ROM and an ultralow power, high performance, multi-mode radio. Also, PHY6235 can support BLE with security and application. Serial peripheral IO and integrated application IP enables customer product to be built with minimum bill-of-material (BOM) cost. ## 2 Product Overview # 2.1 Block Diagram Figure 1: PHY6235 Block Diagram ## 2.2 Pin Assignments and Functions This section describes the pin assignment and the pin functions for the package types of SSOP24 and SOP16. ## 2.2.1 PHY6235 (SSOP24) # 2.2.1.1 Pin Assignment Figure 2: Pin assignment - PHY6235 SSOP24 package ## 2.2.1.2 Pin Functions | Pin | Pin name | Description | |-----|----------|------------------| | 1 | P00 | GPIO 00/Full mux | | 2 | P01 | GPIO 01 | | 3 | P02 | GPIO 02/Full mux | | 4 | P03 | GPIO 03/Full mux | | 5 | P04 | GPIO 04/Full mux | | 6 | GND | GND | | 7 | P06 | GPIO 06/Full mux | | 8 | P05 | GPIO 05/Full mux | | 9 | P07 | GPIO 07/Full mux | | 10 | VBAT | VBAT | | 11 | VBUS | VBUS | | 12 | P08 | GPIO 08/Full mux | | 13 | P09 | GPIO 09/Full mux | | 14 | P10 | GPIO 10/Full mux | |----|------|----------------------| | 15 | P11 | GPIO 11/Full mux | | 16 | P12 | GPIO 12/Full mux | | 17 | P13 | GPIO 13/Full mux | | 18 | P14 | GPIO 14/Full mux | | 19 | XIN | 16MHz crystal input | | 20 | XOUT | 16MHz crystal output | | 21 | VDD3 | 3.3V power supply | | 22 | GND | GND | | 23 | RF | RF antenna | | 24 | GND | GND | | | | | Table 1: Pin functions of PHY6235 SSOP24 package # 2.2.2 PHY6235 (SOP16) # 2.2.2.1 Pin Assignment Figure 3: Pin assignment – PHY6235 SOP16 package ## 2.2.2.2 Pin Functions | Pin | Pin name | Description | |-----|----------|----------------------| | 1 | P08 | GPIO 08/Full mux | | 2 | P00 | GPIO 00/Full mux/VPP | | 3 | P02 | GPIO 02/Full mux | | 4 | P03 | GPIO 03/Full mux | | 5 | P04 | GPIO 04/Full mux | | 6 | P05 | GPIO 05/Full mux | | 7 | P06 | GPIO 06/Full mux | | 8 | P07/Vbat | GPIO 07/Full mux | | 9 | P12 | GPIO 12/Full mux | |----|----------|----------------------| | 10 | P13 | GPIO 13/Full mux | | 11 | P14 | GPIO 14/Full mux | | 12 | xtal_in | 16MHz crystal input | | 13 | xtal_out | 16MHz crystal output | | 14 | VDD3 | 3.3V power supply | | 15 | VSS | GND | | 16 | RF | RF antenna | Table 2: Pin functions of PHY6235 SOP16 package ### 3 System Block The system block diagram of PHY6235 is shown in Figure 1. #### 3.1 CPU The PHY6235 has a high-performance low-power 32-bit RISC-V CPU(N205). The CPU, memories, and all peripherals are connected by AMBA bus fabrics. The CPU will play controller role in BLE modem and run all user applications. The N205 have the following features: - CPU Core - 2-pipeline stages, using state-of-the-art processor micro-architecture to deliver the best-of-class performance efficiency and lowest cost. - dynamic branch predictor. - instruction prefetch logic, which can prefetch subsequent two instructions to hide the instruction memory access latency. - Support Instruction Set Architecture (ISA) - The N205 is a 32-bit RISC-V Processor Core, supporting the combination of RV32I/E/M/A/C/B instruction extensions. - Misaligned memory access hardware support (Load/Store instructions). - Support Bit-Manipulation ISA Extensions - Zba: Address generation instructions. - Zbb: Basic bit-manipulation. - Zbc: Carry-less multiplication. - Zbs: Single-bit instructions. - Bus Interfaces - Support 32-bit wide standard AHB-Lite system bus interface for accessing system instruction and data. - Support 32-bit wide Instruction Local Memory (ILM) bus interface for accessing private instruction local memory. - Support 32-bit wide Data Local Memory (DLM) bus interface for accessing private data local memory. - Support 32-bit wide Slave Port (SLAVE) bus interface (with standard AHB-Lite interface protocol) for external device (DMA or other masters) to access internal ILM/DLM. - Low-Power Management - Support WFI (Wait For Interrupt) and WFE (Wait For Event) scheme to enter sleep mode. - Support two-level sleep modes: shallow sleep mode, and deep sleep mode. - Core-Private Timer Unit (TIMER) - 64-bits wide real-time counter. - Support the generation of the timer interrupt defined by the RISC-V standard. - Support the generation of the precise periodic timer interrupt (can be used as System Tick) with auto clear-to-zero mode. - Support the generation of software interrupt defined by the RISC-V standard. - Enhanced Core Level Interrupt Controller (ECLIC) - Support the RISC-V architecturally defined software, timer and external interrupts. - Support configurable number of interrupt levels and priorities, and support software dynamically programmable division of interrupt levels and priorities values. - Support interrupts preemption based on interrupt levels. - Support vectored interrupt processing mode for extremely fast interrupt response (6 cycles). - Support fast interrupts tail-chaining mechanism. - Memory Protection - Support configurable Physical Memory Protection (PMP) to protect the memory ### 3.2 Memory PHY6235 has total 80KB ROM and 8KB SRAM. The physical address space of these memories is shown in **Figure 4**. ## FEMTO Memory Space | | | 0xFFFF_FFFF | Others | |----------------------------|----------------------|------------------------------|----------------------| | | | 0×6040_1000 | SPIF | | | | 0×6000_0000 | Reserved | | | | 0×4005_8000 | ADDC | | | | 0×40 05_0000<br>0×40 04_0000 | AES | | | | | MDM | | | | 0x4003_0000 | Reserved | | | | 0x4002_0000 <sup> </sup> | DMA | | 0×4000_F000 | Reserved | 0x4001_0000 | APB2 | | 0x4000_E000 | Reserved<br>Reserved | 0×4000_F000- | APB0 | | 0x4000_C000<br>0x4000_B000 | Reserved TIMERx1 | 0x4000_0000 | Reserved | | 0x4000_A000<br>0x4000_9000 | Reserved | 0x2000 <u>/</u> 0000 | | | 0x4000_8000 | GPIO<br>Reserved | 0x1#FF_C000 | Reserved | | 0x4000_7000 | SPI0 | 02/1/1/ 20000 | Reserved | | 0×4000_6000 | NRZ1 | Óx1FFF_A000 | 4400 | | 0x4000_5000<br>0x4000_4000 | UART0 | 0x1410_0000 | Reserved | | 0x4000_4000<br>0x4000_3800 | IOMUX | / 55_5555 | USB | | 0x4000_3000 | СОМ | 0x1400_0000 | 000 | | 0x4000_2000 | WDT | / 0x1400_0000 | Reserved | | 0x4000_1000 | Reserved | 0.4400.4000.1 | Treserved | | 0x4000_0000 | PCR | 0x1108_1000 | SPIF | | | | 0x1100_0000 | Reserved | | | | 0 <i>x</i> 0802_0000 | ROM0 | | | | 0 <i>x</i> 0800_0000 | Reserved | | | | 0x000C_0000 | Remap area(SPIF) | | | | 0 <i>x</i> 00004_0000 | Reserved | | | | 0x0002_A000 | SRAM(8K) | | | | 0 <i>x</i> 0002_8000 | Reserved | | | | 0x0002_2000<br>0x0002_0000 | Reserved | | | | 0x0000_0000 | Remap area<br>(ROM0) | | | | | | | 0x4000_FFFF | PCRM | | |----------------------|---------------------|---| | 04000 | 1000 1000 1000 1000 | _ | | 0x4000_F800 | PM | | | | PIVI | | | 744 | | _ | | 744 | l RTC | | | 77-1 | KIC | | | <b>∧∨</b> 4000 ⊑000≥ | | | Figure 4: PHY6235 Memory Space #### 3.2.1 ROM PHY6235 has 1 ROM. | | SIZE | CONTENT | |-------|------|----------------------------| | | | Boot ROM. | | ROM | 80KB | Protocol stack. | | KOIVI | | Common peripheral drivers. | | | | ATE AT command. | Table 3: List of ROM #### 3.2.2 **SRAM** PHY6235 has 1 SRAM blocks. The SRAM block have retention capability, which can be configured individually. Normal operating voltage is 1.2V, and the voltage is adjustable at retention. The SRAM block can be used to store program or data. | | SIZE | CONTENT | |-------|------|---------| | SRAM0 | 8KB | | **Table 4: List of SRAM** #### 3.2.3 eFuse PHY6235 integrates 128bits internal nonvolatile one-time programmable EFUSE storage. With a 8-bit parallel interface, 1-bit can be programmed at one clock in program mode and 8-bit can be read at one time in read mode. # 3.2.4 Memory Address Mapping | Name | Size | Master | Physical Address | |-------|------|---------|--------------------------------------------| | ROM | 80K | MCU | 0800_0000~0801_FFFF | | SRAM | 8K | MCU/DMA | 0002_8000~0002_9FFF | | FLASH | 4M | MCU/DMA | 0004_0000~000B_FFFF | | | | | 1100_0000~1108_0FFF<br>6000 0000~6040 0FFF | Table 5: Memory address mapping ### 3.3 Boot and Execution Modes Only in CP Chip form, the chip enters CP boot mode after power on. ROM1 is then aliased to the 0x0 address and the chip program starts from ROM1. #### CP boot Figure 5: PHY6235 boot mode ## 3.4 Power, Clock and Reset (PCR) Figure 6: PHY6235 power, clock and reset ## 3.5 Power Management (POWER) The power management system is highly flexible with functional blocks such as the CPU, radio transceiver, and peripherals saving separate power state control in addition to the System Sleep mode and OFF modes. When in System Normal mode, all functional blocks will independently be turned on depending on needed application functionality. Figure 7: Power system The following diagram is Normal, Sleep and Off mode. Switches are optional depending on user's request. | # | Switch | Normal | Sleep | Off | |---|---------|--------|----------|-----| | 1 | RC32M | On | Off | Off | | 2 | RC32K | On | Optional | Off | | 3 | bandgap | On | Off | Off | | 4 | LC-LDO | On | on | Off | | 5 | DIG-LDO | On | Off | Off | | 6 | RTC | On | Optional | Off | Table 6: Switches of different power modes ### 3.6 Low Power Features # 3.6.1 Operation and Sleep States ### 3.6.1.1 Normal State ### 3.6.1.2 Clock Gate State The CPU executes WFI/WFE to enter clock gate state. After wake-up from clock-gate state, the CPU continues to execute the program from where it stopped. The wake-up sources includes interrupts and events. The wake-up sources are configured by the software according to applications. ### 3.6.1.3 System Sleep State The wake-up sources include: - IO - RTC - RESET - UVLO reset ### 3.6.1.4 System Off State The wake-up sources include: - IOs - RESET - UVLO reset #### 3.6.1.5 UVLO Figure 8: UVLO reset VDD > VTH\_h, release reset; VDD < VTH\_l, enter reset. | VDD | Min. | ТҮР | Max. | Unit | |-------------|------|------|------|------| | $V_{TH\_h}$ | 1.7 | 1.74 | 1.78 | V | | $V_{TH\_I}$ | 1.63 | 1.66 | 1.69 | V | Table 7: UVLO If power supply VDD rises more than 0.6V within 100us, power monitor will trigger a whole chip reset event. ### 3.6.2 State Transition # 3.6.2.1 Entering Clock Gate State and Wake-up CPU executes WFI/WFE. # 3.6.2.2 Entering Sleep/off States and Wake-up The PM registers identify whether the CPU is in mirror mode or FLASH mode before sleep or off, and record the remap and vectors. The CPU configures the corresponding PM registers to put the chip into sleep mode. After wake-up, the chip enters boot mode to execute boot code in the ROM. The ROM code checks the mode before sleep/off and the remap information, perform corresponding configurations, and starts to execute the program. ## 3.7 Interrupts | 3.7 | interrupts | , | | |----------------|----------------|----------------------|--| | | Interrupt Name | MCU Interrupt Number | | | | | 0 | | | xtal_irq | | 1 | | | | | 2 | | | r2_bb_sch_irq | l | 3 | | | r2_bb_irq | | 4 | | | | | 5 | | | | | 6 | | | efuse_irq | | 7 | | | | | 8 | | | | | 9 | | | wdt_irq | | 10 | | | uart0_irq | | 11 | | | | | 12 | | | spif_protect_i | rq | 13 | | | | | 14 | | | spi0_irq | | 15 | | | gpio_irq | | 16 | | | | | 17 | | | | | 18 | | | dma_int | | 19 | | | | | 20 | | | nrz1_irq | | 21 | | | | | 22 | | | | | 23 | | | timerx_irq | | 24 | | | | | 25 | | | | | 26 | | | otgtop_int | | 27 | | | | | 28 | | | adcc_irq | | 29 | | | | | 30 | | | hclk_mux_dor | ne | 31 | | | | | | | ## 3.8 Clock Management Figure 9: Clock management There is only one crystal clock sources: 16MHz crystal oscillator (XT16M). There are also two on chip RC oscillators: 32MHz RC oscillator (RC32M) and 32kHz RC oscillator (RC32k), both of which can be calibrated with respect to 16MHz crystal oscillator. At initial power up or wake up before XT16M oscillator starts up, RC32M is used as the main clock. An on-chip DLL generates higher frequency clocks such as 32/48MHz. Figure 10: Clock Structure Diagram ### 3.9 IOMUX The IOMUX provides a flexible I/O configuration, as the ports of most of the peripherals can be configured and mapped to specific physical I/O pads (I/O at die boundary). These peripheral modules include I2C, UART, USB, PWM 0-5, SPI, etc. However, for other specific purpose peripherals, their IOs mappings are fixed when they are enabled. These specific purpose peripherals include JTAG, analog\_ios and GPIOs. Figure 11 below shows the IOMUX functional diagram. Figure 11: IOMUX structure diagram There are 21 configurable pads. The table blow shows the mapping of the peripheral IOs that can be mapped through IOMUX. These include I2C, UART, PWM 0-5 and SPI. On the other hand, there are also special purpose peripherals, whose IOs are fixed to certain physical pads, when these peripheral functions are enabled. These special purpose peripherals include: analog I/Os (ADC inputs) and GPIO. When they are enabled, their IOs are mapped to physical pads according to the following table. | # | PHY6235 | | Normal Mode (p8=0@reset active) | |----|----------|-------------|---------------------------------| | 0 | GPIO_P00 | GPIO | | | 1 | GPIO_P01 | GPIO | | | 2 | GPIO_P02 | JTAG_TMS_IO | | | 3 | GPIO_P03 | JTAG_TCK | | | 4 | GPIO_P04 | GPIO | analog_io[0]/adc_ch[1] | | 5 | GPIO_P05 | GPIO | analog_io[1]/adc_ch[7] | | 6 | GPIO_P06 | GPIO | analog_io[2]/adc_ch[2] | | 7 | GPIO_P07 | GPIO | | | 8 | GPIO_P08 | GPIO | | | 9 | GPIO_P09 | GPIO | analog_io[3]/adc_ch[8] | | 10 | GPIO_P10 | GPIO | analog_io[4]/adc_ch[3] | | 11 | GPIO_P11 | GPIO | analog_io[5]/adc_ch[9] | | 12 | GPIO_P12 | GPIO | analog_io[6]/adc_ch[4] | | 13 | GPIO_P13 | GPIO | analog_io[7]/adc_ch[10] | | 14 | GPIO_P14 | GPIO | analog_io[8]/adc_ch[5] | | 15 | GPIO_P15 | GPIO | analog_io[9]/adc_ch[11] | | 16 | GPIO_P16 | GPIO | | | 17 | GPIO_P17 | GPIO | | | 18 | GPIO_P18 | GPIO | | | 19 | GPIO_P19 | GPIO | | | 20 | GPIO P20 | GPIO | | Table 9: Peripheral IO mapped through IOMUX (special purpose) In the IOMUX table above, the first column is the IO pad mapping in default mode, when no IOMUX function is selected and no special purpose peripherals such as analog IO, GPIO<0:3>, are enabled. In this mode, pin<2:3> are used for CJTAG. When analog IOs are enabled, pins<4:6>, <9:15> are connected to internal analog IOs. More specifically, analog\_io<0:9> are connected to ADC inputs. In JTAG mode, data output for JTAG test mode is mapped to P00; data input for JTAG test mode is mapped to P01; mode control input for JTAG test mode is mapped to P02; clock input for JTAG test mode is mapped to P03. #### 3.10 **GPIO** The General Purpose I/Os are a type of peripheral that can be mapped to physical I/O pads and programmed by software. The flexible GPIO are organized as PORT A. PortA has bi-direction 20 bit lines, e.g., GPIO\_PORT A [20:0]. With default setting, physical pads: P00-P20 are connected to PortA. When all GPIOs are enabled, as described in the IOMUX table in IOMUX section. All PortA pins can be configured as bi-directional serial interface, by selecting as input or output direction, and their corresponding data can be either read from or written to registers. All PortA and pins support wake-up and debounce function, and all pins support interrupt. Each GPIO pins can be pulled up to VDD3 or pulled down to ground by adding pull up or pull down resistors to have default functions/states. For more detailed info, please refer to "PHY623x GPIO Application Notes", in software SDK document folder. | # | PHY6235 | Default<br>MODE | Default<br>IN_OUT | IRQ | Wakeup | ANA_IO | |----|----------------|-----------------|-------------------|-----|--------|-----------| | 0 | GPIO_P00 / VPP | GPIO | IN | ٧ | ٧ | | | 1 | GPIO_P01 | GPIO | IN | ٧ | V | | | 2 | GPIO_P02 | JTAG_TMS_IO | OUT | ٧ | ٧ | | | 3 | GPIO_P03 | JTAG_TCK | IN | ٧ | V | | | 4 | GPIO_P04 | GPIO | IN | ٧ | ٧ | io_aio[0] | | 5 | GPIO_P05 | GPIO | IN | ٧ | V | io_aio[1] | | 6 | GPIO_P06 | GPIO | IN | ٧ | ٧ | io_aio[2] | | 7 | GPIO_P07 | GPIO | IN | ٧ | V | | | 8 | GPIO_P08 | GPIO | IN | ٧ | ٧ | | | 9 | GPIO_P09 | GPIO | IN | ٧ | V | io_aio[3] | | 10 | GPIO_P10 | GPIO | IN | ٧ | ٧ | io_aio[4] | | 11 | GPIO_P11 | GPIO | IN | ٧ | V | io_aio[5] | | 12 | GPIO_P12 | GPIO | IN | ٧ | ٧ | io_aio[6] | | 13 | GPIO_P13 | GPIO | IN | ٧ | ٧ | io_aio[7] | | 14 | GPIO_P14 | GPIO | IN | ٧ | ٧ | io_aio[8] | | 15 | GPIO_P15 | GPIO | IN | ٧ | ٧ | io_aio[9] | | 16 | GPIO_P16 | GPIO | IN | ٧ | ٧ | | | 17 | GPIO_P17 | GPIO | IN | ٧ | V | | | 18 | GPIO_P18 | GPIO | IN | ٧ | ٧ | | | 19 | GPIO_P19 | GPIO | IN | ٧ | ٧ | | | 20 | GPIO_P20 | GPIO | IN | ٧ | ٧ | | **Table 10: PHY6235 GPIO Application Notes** ## 3.10.1 DC Characteristics TA=25°C, VDD=3 V | PARAMETER | TEST CONDITIONS | Min. | TYP | Max. | Unit | |------------------------------------|-------------------|------|-----|------|------| | Logic-0 input voltage | | | | 0.5 | V | | Logic-1 input voltage | | 2.4 | | | V | | Logic-0 input current | Input equals 0 V | -50 | | 50 | nA | | Logic-1 input current | Input equals VDD | -50 | | 50 | nA | | Logic-0 output voltage, 10-mA pins | Output load 10 mA | | | 0.5 | V | | Logic-1 output voltage, 10-mA pins | Output load 10 mA | 2.5 | | | V | **Table 11: DC Characteristics** ## 4 Peripheral Blocks #### 4.1 2.4GHz Radio The 2.4 GHz RF transceiver is designed to operate in the worldwide ISM frequency band at 2.4 to 2.4835 GHz. Radio modulation modes and configurable packet structure make the transceiver interoperable with *Bluetooth*® low energy (BLE) protocol implementations. - General modulation format - FSK (configurable modulation index) with configurable Gaussian Filter Shaping - On-air data rates - 1Mbps/2Mbps - Transmitter with programmable output power of -20dBm to +10dBm, in 3dB steps - RSSI function (1 dB resolution, ± 2 dB accuracy) - Receiver sensitivity - -96dBm@1Mbps BLE - -93dBm@2Mbps BLE - Embedded RF balun - Integrated frac-N synthesizer with phase modulation ### 4.2 Advanced control timer The advanced-control timers consist of a 16-bit auto-reload counter driven by a programmable prescaler. Timer features include: - 16-bit up, down, up/down auto-reload counter. - 16-bit programmable prescaler allowing dividing (also "on the fly") the counter clock frequency either by any factor between 1 and 65536. - Up to 4 independent channels for: - Input capture - Output compare - PWM generation (Edge and Center-aligned Mode) - One-pulse mode output - Complementary outputs with programmable dead-time. - Synchronization circuit to control the timer with external signals and to interconnect several timers together. - Repetition counter to update the timer registers only after a given number of cycles of the counter - Break input to put the timer's output signals in reset state or in a known state. - Supports incremental (quadrature) encoder and hall-sensor circuitry for positioning purposes. - Trigger input for external clock or cycle-by-cycle current management. - Interrupt/DMA generation on the following events: - Update: counter overflow/underflow, counter initialization (by software or internal/external trigger) - Trigger event (counter start, stop, initialization or count by internal/external trigger) - Input capture - Output compare - Break input ## 4.3 Real Time Counter (RTC) The Real Time Counter (RTC) module provides a generic, low power timer on the low-frequency clock source (LFCLK). The RTC features a 24-bit COUNTER, capture/compare registers, and a tick event generator for low power, tickless RTOS implementation. ## 4.4 AES-ECB Encryption (ECB) The ECB encryption block supports 128-bit AES encryption. It can be used for a range of cryptographic functions like hash generation, digital signatures, and keystream generation for data encryption/decryption. ### 4.5 Watchdog Timer (WDT) A count down watchdog timer using the low-frequency clock source (LFCLK) offers configurable and robust protection against application lock-up. The watchdog can be paused during long CPU sleep periods for low power applications and when the debugger has halted the CPU. #### 4.6 SPI The SPI interface supports 3 serial synchronous protocols which are SPI, SSP and Microwire serial protocols. The SPI is master only. #### **4.7 UART** The Universal Asynchronous Receiver/Transmitter offers fast, full-duplex, asynchronous serial communication with up to 1Mbps baud. Parity checking and generation for the 9th data bit are supported. ## 4.8 Pulse Width Modulation (PWM) PHY6235 supports 6 channels of Pulse Width Modulation (PWM) outputs. PWM outputs generate waveforms with variable duty cycle or pulse width programmed by registers. And each of the 6 PWM outputs can be individually programmed. Their duty cycles are controlled by programming individual counters associated with each channel. The master clock is 16MHz. For each PWM outputs, first there is a prescaler (pre-divider) with division ratio of 2 to 128 (only 2^N division ratios are supported), followed by another 16bit counter with programmable max count, denoted as top\_count. When the 16bit counter counts from 0 to top\_count, it resets back to 0. So the frequency of the PWM is given by: A threshold counter number can be programmed, when the 16bit counter reaches the threshold, PWM output toggles. So the duty cycle is: ``` Duty_cycle_PWM = N_threshold/N_top_count; ``` The polarity of the PWM can also be programmed, which indicates output 1 or 0 when counter is below/above the threshold. A PWM waveform vs counter values are illustrated in the following **Figure 12**, where the polarity is positive. Also in this case the counter ramps up and then resets, we call it "up mode". There is also a "up and down mode", where the counter ramps up to count\_top and then ramps down, instead of reset. As discussed above, the key register bits for one PWM channel are: 16bit top\_count, 16bit threshold count, 3bit prescaler count, PWM polarity, PWM mode (up or up/down), PWM enable, and PWM load enable (load new settings). All 6 PWM channels can be individually programmed by registers with addresses from 0x4000\_E004 to 0x4000\_E044. In addition, one should enable registers 0x4000\_E000<0><4> to allow all PWM channels can be programmed. For details please refer to documents of PHY623x register tables. 4.9 USB Controller The USB controller is compatible with the full speed(FS) and low speed(LS) USB specification. It provides 5 endpoints: EPO IN/OUT supports input and output control data transfer; EP1~EP3 IN support input interrupt data transfer; EP4 OUT support output interrupt data transfer. ## 4.10 Analog to Digital Converter (ADC) The 12bit SAR ADC has total 12 inputs. Among them, there are two for VDD3 and VBAT detection, and 10 channel for external IO input, which can be programmed to 5 pairs of differential input or 10 single-ended inputs. There is a manual mode with which the ADC can be configured to convert a specific input in single-ended or differential and with max 800KHz ADC sampling rate. Figure 13: ADC ## 4.10.1 ADC Channel Connectivity | ADC | Hardwired | ADC_channel | differential | note | |--------|-----------|-------------|--------------|------| | aio<0> | gpio<4> | Ch_sel: 1 | | | | aio<1> | gpio<5> | Ch_sel: 7 | | | | aio<2> | gpio<6> | Ch_sel: 2 | | | | aio<3> | gpio<9> | Ch_sel: 8 | | | | aio<4> | gpio<10> | Ch_sel: 3 | | | | aio<5> | gpio<11> | Ch_sel: 8 | | | | aio<6> | gpio<12> | Ch_sel: 4 | | | | aio<7> | gpio<13> | Ch_sel: 10 | | | | aio<8> | gpio<14> | Ch_sel: 5 | - | | | aio<9> | gpio<15> | Ch_sel: 11 | - | | | Vdd3/2 | Vdd3/2 | Ch_sel: 0 | | | | Vbat/3 | Vbat/3 | Ch_sel: 6 | | | **Table 12: ADC channel connectivity** Aio<9:7,4:0>can be selected through an analog Mux by programming aio\_pass<7:0> and aio\_attn<7:0>. For example, register 0x4000\_F020<8><0> set to 01, then Aio<0> is connected to ADC input B negative. | 0x4000F8C4 | | | i_analog_ctrl1 | register description | |------------|----|------|----------------|----------------------| | [31:30] | RO | 2'h0 | reserved | | | [19] | RW | 1'h0 | vbat_det_ctrl | enable sample vbat/3 | |-------|----|-------|----------------|--------------------------| | [18] | RW | 1'h0 | vdd3_det_ctrl | enable sample vdd3/2 | | [17] | RW | 18'h0 | aio_det_ctrl_9 | enable sample aio[9]/P15 | | [16] | RW | 18'h0 | aio_det_ctrl_8 | enable sample aio[8]/P14 | | [15] | RW | 18'h0 | aio_det_ctrl_7 | enable sample aio[7]/P13 | | [14] | RW | 18'h0 | aio_det_ctrl_6 | enable sample aio[6]/P12 | | [13] | RW | 18'h0 | aio_det_ctrl_5 | enable sample aio[5]/P11 | | [12] | RW | 18'h0 | aio_det_ctrl_4 | enable sample aio[4]/P10 | | [11] | RW | 18'h0 | aio_det_ctrl_3 | enable sample aio[3]/P9 | | [10] | RW | 18'h0 | aio_det_ctrl_2 | enable sample aio[2]/P6 | | [9] | RW | 18'h0 | aio_det_ctrl_1 | enable sample aio[1]/P5 | | [8] | RW | 18'h0 | aio_det_ctrl_0 | enable sample aio[0]/P4 | | [7:4] | RO | 4'h0 | reserved | | | [3:1] | RW | 3'h0 | reserved1 | | | [0] | RW | 1'h0 | reserved2 | | Table 13: analog Mux # 5 Absolute Maximum Ratings Maximum ratings are the extreme limits to which PHY6235 can be exposed without permanently damaging it. Exposure to absolute maximum ratings for prolonged periods of time may affect the reliability of the PHY6235. **Table 14** specifies the absolute maximum ratings for PHY6235. | Symbol | Parameter | Min. | Max. | Unit | |----------------------------------------------------------------|----------------------------------------------------------|------|-------------------|--------------------| | Supply voltages | | | | | | VDD3 | | -0.3 | +3.6 | V | | Vbus | | -0.3 | +5.5 | V | | Vbat | | -0.3 | +5.5 | V | | VSS | | | 0 | V | | I/O pin voltage | | | | | | VIO | | -0.3 | VDD + 0.3 | V | | Environmental | | | | | | Storage temperature | | -40 | +105 | °C | | MSL | Moisture<br>Sensitivity Level | | 3 | | | ESD HBM | Human Body<br>Model Class 2 | | 2 | kV | | ESD CDMQF | Charged Device<br>Model (SSOP24<br>and SOP16<br>package) | | 500 | V | | Flash memory | | | | | | Endurance | | | 100 000 | write/erase cycles | | Retention | | | 10 years at 40 °C | | | Number of times an address can be written between erase cycles | | | 2 | times | **Table 14: Absolute maximum ratings** # **6** Operating Conditions The operating conditions are the physical Parameters that PHY6235 can operate within as defined in **Table 15**. | Symbol | Parameter | Min. | Тур. | Max. | Units | |--------|---------------------------------|------|------|------|-------| | VDD3 | Supply voltage, normal mode | 1.8 | 3 | 3.6 | V | | Vbus | Supply voltage | 4.5 | 5 | 5.5 | V | | Vbat | Supply voltage | 3.0 | 3.7 | 5.5 | V | | tr_VDD | Supply rise time (0 V to 1.8 V) | | | 100 | ms | | TA | Operating temperature | -40 | 27 | 105 | °C | **Table 15: Operating conditions** ### 7 Radio Transceiver # 7.1 Radio Current Consumption | Parameter | Description | MIN | TYP | MAX | UNIT | |-----------------|-------------|-----|-----|-----|------| | Tx only at 0dBm | @3V | | 10 | | mA | | Rx Only | @3V | | 10 | | mA | **Table 16: Radio current consumption** # 7.2 Transmitter Specification | Parameter | Description | MIN | TYP | MAX | UNIT | |------------------------|------------------------------------------------|-----|------|-----|------| | RF Max Output<br>Power | | | 10 | | dBm | | RF Min Output<br>Power | | | -20 | | dBm | | OBW for BLE<br>1Mbps | 20dB occupy-bandwidth for BLE modulation 1Mbps | | 1100 | | KHz | | OBW for BLE<br>2Mbps | 20dB occupy-bandwidth for BLE modulation 2Mbps | | 2300 | | KHz | | FDEV for BLE<br>1Mbps | Frequency deviation for GFSK modulation 1Mbps | 160 | | 250 | KHz | | FDEV for BLE<br>2Mbps | Frequency deviation for GFSK modulation 2Mbps | 320 | | 500 | KHz | **Table 17: Transmitter specification** # **7.3** Receiver Specification # 7.3.1 RX BLE 1Mbps GFSK | Parameter | Description | MIN | TYP | MAX | UNIT | |----------------------------|-----------------------------------------------------------------------------------|-----|-----|-----|-----------| | Rx Sensitivity | Sensitivity test 1Mbps BLE ideal transmitter, 37 Byte BER=1E-3 | | -96 | | dBm | | co-channel rejection | modulated interferer in channel, 37 Byte BER=1E-3 | | -6 | | I/C<br>dB | | Selectivity +-1MHz | Wanted signal at -67dBm, modulated interferer at +/- 1MHz, 37 Byte BER=1E-3 | | 7 | | I/C<br>dB | | Selectivity +-2MHz | Wanted signal at -67dBm, modulated interferer at +/- 2MHz, 37 Byte BER=1E-3 | | 45 | | I/C<br>dB | | Selectivity +-3MHz | Wanted signal at -67dBm, modulated interferer at +/- 3MHz, 37 Byte BER=1E-3 | | 50 | | I/C<br>dB | | Selectivity +-4MHz | Wanted signal at -67dBm, modulated interferer at +/- 4MHz, 37 Byte BER=1E-3 | | 50 | | I/C<br>dB | | Selectivity +-5MHz or More | Wanted signal at -67dBm, modulated interferer at >=+/- 5MHz, 37 Byte BER=1E-3 | | 55 | | I/C<br>dB | | Selectivity Imag frequency | Wanted signal at -67dBm, modulated interferer at imagefrequency, 37 Byte BER=1E-3 | | 22 | | I/C<br>dB | | Parameter | Description | MIN | TYP | MAX | UNIT | |------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|-----|-----------|-----|------| | Intermodulation | Wanted signal at 2402MHz, -64dBm, Two interferers at 2405 and 2408 MHz respectively, at the given power level, 37 Byte BER=1E-3 | | -20 | | dBm | | Carrier Frequency Offset Tolerance | | | +-<br>350 | | KHz | | Sample Clock Offset Tolerance | | | +-<br>120 | | ppm | Table 18: RX BLE 1Mbps GFSK # 7.3.2 RX BLE 2Mbps GFSK | Parameter | Description | MIN | TYP | MAX | UNIT | |------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|-----|-----------|-----|-----------| | Rx Sensitivity | Sensitivity test 2Mbps BLE ideal transmitter, 37 Byte BER=1E-3 | | -93 | | dBm | | co-channel<br>rejection | modulated interferer in channel, 37 Byte BER=1E-3 | | -6 | | I/C<br>dB | | Selectivity +-1MHz | Wanted signal at -67dBm, modulated interferer at +/- 1MHz, 37 Byte BER=1E-3 | | -5 | | I/C<br>dB | | Selectivity +-2MHz | Wanted signal at -67dBm, modulated interferer at +/- 2MHz, 37 Byte BER=1E-3 | | 9 | | I/C<br>dB | | Selectivity +-3MHz | Wanted signal at -67dBm, modulated interferer at +/- 3MHz, 37 Byte BER=1E-3 | | 30 | | I/C<br>dB | | Selectivity +-4MHz | Wanted signal at -67dBm, modulated interferer at +/- 4MHz, 37 Byte BER=1E-3 | | 40 | | I/C<br>dB | | Selectivity +-5MHz or More | Wanted signal at -67dBm, modulated interferer at >=+/- 5MHz, 37 Byte BER=1E-3 | | 55 | | I/C<br>dB | | Selectivity Imag frequency | Wanted signal at -67dBm, modulated interferer at imagefrequency, 37 Byte BER=1E-3 | | 22 | | I/C<br>dB | | Intermodulation | Wanted signal at 2402MHz, -64dBm, Two interferers at 2405 and 2408 MHz respectively, at the given power level, 37 Byte BER=1E-3 | | -20 | | dBm | | Carrier Frequency Offset Tolerance | | | +-<br>350 | | KHz | | Sample Clock Offset Tolerance | | | +-<br>120 | | ppm | Table 19: RX BLE 2Mbps GFSK # 7.4 RSSI Specifications | Parameter | Description | MIN | TYP | MAX | UNIT | |--------------------|---------------------------------------------|-----|------|-----|------| | RSSI Dynamic Range | | | 70 | | dB | | RSSI Accuracy | RSSI Accuracy Valid in range -100 to -30dBm | | +/-2 | | dB | | RSSI Resolution | Totally 7bit, from 0 to 127 | | 1 | | dB | | RSSI Period | | | 8 | | us | **Table 20: RSSI specifications** # 8 Glossary | Term | Description | |---------|------------------------------------------------------| | АНВ | Advanced High-performance Bus | | AHB-AP | DAP AHB Port for debug component access thru AHB bus | | AMBA | Advanced Microcontroller Bus Architecture | | AON | Always-on power domain | | APB | Advanced Peripheral Bus | | APB-AP | DAP APB Port for debug component access thru APB bus | | BROM | Boot ROM | | DAP | Debug Access Port | | ETM | Embedded trace module | | FPU | Floating Point Unit | | I2C | Inter-Integrated Circuit | | 12S | Inter-IC Sound, Integrated Interchip Sound | | ITM | Instrumentation Trace Macrocell Unit | | JTAG | Joint Test Access Group (IEEE standard) | | JTAG-AP | DAP's JTAG Access Port to access debug components | | JTAG-DP | DAP's JTAG Debug Port used by external debugger | | J&M | Jun and Marty LLC | | MPU | Memory Protection Unit | | NVIC | Nested vector Interrupt Controller | | PCR | Power Clock Reset controller | | POR | Power on reset, it is active low in this document | | RFIF | APB peripheral to interface RF block | | SoC | System on chip | | SPI | Serial Peripheral Interface | | SRAM | Static Random Access memory | | TWI | Two-Wire Interface | | UART | Universal Asynchronous Receiver and Transmitter | | WDT | Watchdog Timer | | | Toble 31: Classes | Table 21: Glossary ## 9 Ordering information # 9.1 Chip Marking Example Figure 14: Chip Marking Example # 9.2 Chip Marking Rule Figure 15: Chip Marking Rule | Definition and Implemented Codes | |----------------------------------| | PHYPLUS MICROELECTRONIC | | PHY6235 Product | | Package Type | | Supply Voltage | | Flash Size | | Operating Temperature | | Product Information | | Manufacturer Information | | 2-digital Year Code | | 2-digital Week Code | | 6-digital Wafer Lot Code | | | **Table 22: Chip Marking Rule** # 9.3 Order Code | Part No. | Package | Supply | Supply Operating Voltage Temp. (°C) | | | Quantity | | | | |----------------|---------|----------|-------------------------------------|---------|-------------|----------------|----------------|-------------|-------| | | | Voltage | | Packing | ea<br>/tube | tube<br>/inner | inner<br>/case | ea<br>/case | | | PHY6235SC-W02C | SOP16 | 1.8~5.5V | -40~85 | 256KB | Tube | 50 | 100 | 10 | 50000 | | PHY6235SC-W02I | SOP16 | 1.8~5.5V | -40~105 | 256KB | Tube | 50 | 100 | 10 | 50000 | | PHY6235SD-W02C | SSOP24 | 1.8~5.5V | -40~85 | 256KB | Tube | 50 | 100 | 10 | 50000 | | PHY6235SC-W04I | SOP16 | 1.8~5.5V | -40~105 | 512KB | Tube | 50 | 100 | 10 | 50000 | | PHY6235SD-W04I | SSOP24 | 1.8~5.5V | -40~105 | 512KB | Tube | 50 | 100 | 10 | 50000 | **Table 23: Order Code** # 10 Package Dimensions Note: dimensions are in mm, angels are in degree. ### 10.1 SSOP24 Figure 16: SSOP24 Package Dimensions ### 10.2 SOP16 Figure 17: SOP16 Package Dimensions - 11 Sample Application and Layout Guide - 11.1 Sample Application - 11.1.1 SSOP24 Figure 18: Sample Application of SSOP24 ## 11.1.2 SOP16 Figure 19: Sample Application of SOP16 ## 11.2 Layout Guide #### 11.2.1 Placement - 1. RF matching/Loop filter leading to antenna should be isolated from any other AC/DC signal as much as possible; - 2. Xtal/OSC clock is a noise source to other circuits, keep clock trace as short as possible and away from any important area; - 3. LDO's are sensitive and could be easily contaminated, care should be taken for the environment; - 4. Antenna is the main RF radiation point, other important blocks should be shielded or away from this area. #### RF traces - 1. Define RF line width with given dielectric thickness (thickness of PCB dielectric layer to ground plain) to achieve 50ohm impedance; this is mainly for the RF line connecting to matching/loop filter and antenna. - 2. Differential traces should be kept in the same length and component should be placed symmetrically; - 3. Certain length of RF trace should be treated as part of RF matching. ### 11.2.2 Bypass Capacitor - 1. Each VDD pin needs a bypass capacitor to release chip internal noise and block noise from power supply. - 2. For power traces, bypass capacitors should be placed as close as possible to VDD pins. - 3. Use one large and one small capacitor when the pin needs two capacitors. Typically the capacitance of the larger capacitor is about 100 times of that of the smaller one. The smaller capacitor usually has better quality factor than the larger one. Place the larger capacitor closer to the pin. - 4. The capacitors of Loop filter need to have larger clearance to prevent EMC/EMI issue. - 5. Ground via should be close to the Capacitor GND side, and away from strong signals. ### 11.2.3 Layer Definition - 1. Normally 4 layer PCB is recommended. - 2. RF trace must be on the surface layer, i.e. top layer or bottom. - 3. The second layer of RF PCB must be "Ground" layer, for both signal ground and RF reference ground, DO NOT put any other trace or plane on second layer, otherwise "antenna effect" will complicate debug process. - 4. Power plane generally is on the 3rd layer. - 5. Bottom layer is for "signal" layer. - 6. If two layer PCB is used, quality will degrade in general. More care needs to be taken. Try to maximize ground plane, avoid crossing of signal trace with other noise lines or VDD, shield critical signal line with ground plane, maximize bypass capacitor and number of ground vias. #### 11.2.4 Reference clock and trace - 1. Oscillator signal trace is recommended to be on the 1st layer; - 2. DO NOT have any trace around or across the reference clock (oscillator) trace. - 3. Isolate the reference clock trace and oscillator by having more GND via around. 4. DO NOT have any other traces under the Oscillator. ## 11.2.5 Power line or plane - 1. Whether to use power plain or power line depend on the required current, noise and layout condition. For RF chip, we generally suggest to use power line to bring power into IC pin. Line has parasitic inductance, which forms a low pass filter to reduce the noise traveling around PCB. - 2. Add more conductive via on the current source, it will increase max current limit and reduce inductance of via. - 3. Add some capacitor alone the power trace when power line travels a long distance. - 4. DO NOT place power line or any plane under RF trace or oscillator and its clock trace, the strong clock or RF signal would travel with power line. #### 11.2.6 Ground Via - 1. Ground Via must be as close to the ground pad of bypass capacitor as possible, too much distance between via and ground pad will reduce the effect of bypass capacitor. - 2. Having as many ground via as possible. - 3. Place ground via around RF trace, the RF trace should be shielded with via trail.